## TP 12.3 On-Chip Integrated CMOS Optical Microspectrometer with Light-to-Frequency Converter and Bus Interface G. de Graaf, J.H. Correia<sup>1</sup>, M. Bartek, R.F. Wolffenbuttel Delft University of Technology, The Netherlands 'On leave from the University of Minho, Portugal This single-chip CMOS microspectrometer uses fixed-cavity Fabry-Perot etalons with optical quality and long-term stability much higher than those of tunable devices [1,2]. Many detectors are needed to cover a large optical spectral range with high resolution. Therefore, this single-chip microspectrometer contains an array of 16 addressable Fabry-Perot etalons, photodetectors and circuits for read-out, multiplexing and driving a sensor bus. This chip operates using only five external connections (including $V_{\rm dd}$ and $V_{\rm ss}$ ) covering the optical range of 400-500nm with FWHM=18nm. Frequency output and serial bus interface allow easy multisensor, multi-chip interfacing using a microcontroller. The circuit and photodetectors are integrated in a conventional 1.6mm poly-silicon gate CMOS process. The basic sensor structure is shown in cross-section in Figure 12.3.1. The photodetector is a vertical pnp device, with the deep junction formed by the pepilayer and the n-well, and the shallow junction formed by the n-well and a p+ implanted layer, normally used for the drain/ source contacts (SP). Both junctions are used for photodetection and charge storage. The sensors are arranged in a 4x4 array of square photodiodes with an active area of 500x500 mm² each. Typical measured dark current is 30fA (12pA/cm²) with both junctions reverse biased at 5V in parallel. Postprocessing consists of deposition of an Al/SiO<sub>o</sub>/Ag layer stack on top of each photodiode after completion of the CMOS process. An Allayer is used for compatibility and the Aglayer is the last step. This stack functions as a Fabry-Perot resonance cavity. The thickness of the PECVD silicon dioxide layer, enclosed between two semi-transparent metallic mirrors determines the transmission peak wavelength. The initially deposited PECVD oxide layer is thinned using four etching steps with four different masks. This results in 16 channels, each with a different resonance cavity length. Figure 12.3.2 shows measurements in transmittance indicating that each of the detectors is sensitive in only one narrow spectral band in the entire visible spectral range (400-780nm) with a FWHM of 18nm. For the 45nm-Ag and 20nm-Al layers used, maximum measured transmittance is about 15%. Only lowtemperature CMOS post-processing steps are used for the fabrication of the etalons. The cavity lengths can be tuned, to cover a different spectral band, only by adjusting the etching times during postprocessing, using the same masks. The photocurrent-to-frequency circuits feature a measurement range of $10^{\rm 5}$ in light intensity level, comparable to more complex analog circuits commercially available [4]. Figure 12.3.3 shows the block diagram of the read-out circuit. It can be considered a first order (or relaxation) oscillator circuit. These circuits can be tuned over a very wide range, since only one pole (or frequency controlling element) is present [5]. Only one photodiode is connected to the comparator at a time using multiplexer $\mathbf{S_1}\text{-}\mathbf{S_N}$ . The voltage $\mathbf{V_j}$ across the junction of the photodiode varies continuously between $\mathbf{V_{dd}}$ and $\mathbf{V_{ref}}$ in a feedback loop, with the comparator, flipflops and switch $\mathbf{S_{ch}}$ forming a relaxation oscillator circuit. The charge generated by the photoelectric effect directly modulates the charge across the integrating junction capacitance, thereby modulating the output frequency. The sensitivity of the current-to-frequency conversion is linear and can be calculated as: $S_{_{i/}} = f_{_{o}} / I_{_{ph}} = 1 / \{2DQ\}$ . With DQ a constant, depending on the junction capacitances of the photodiode and the voltage swing across the junctions. For the photodiode described above $S_{_{i/}} = 278 \text{ kHz/}\mu\text{A}$ (with $V_{_{\text{ref}}} = 2.48\text{V}$ ). The total Light-to-Frequency conversion factor is given by the product of $S_{_{i/}}$ and the responsivity of the photodiode and the transmission of the Fabry-Perot filter. A block diagram of the bus interface is shown in Figure 12.3.4. The Integrated Smart Sensor bus (ISS-bus) [6] is the standard bus interface. Apart from its simplicity, this bus interface has two features, suitable for microsystems. First, analog data or bitstream data can be transferred over the bus. Second, the use of Manchester encoding for transmission of the data at the logical level adds flexibility. The bus uses eight bits for addressing. The four most significant bits are used for addressing the chip, so up to 16 chips can be addressed. The four least significant bits are used to select one of the 16 photodiodes. After selection, the output frequency of the corresponding sensor is available on the bus. This timing sequence is shown on the oscilloscope plots in Figure 12.3.5. A micrograph of the complete chip is shown in Figure 12.3.6. The die measures 4.2x3.9mm². The analog circuits, the sensor array, the analog switches, a test diode, a metal-covered diode (for dark current compensation), a reference circuit, a reference capacitor and the comparator, are in the upper part. The bus interface, the multiplexer and some other digital circuits are shown in the lower part. Only four external connections to the chip are strictly needed: $V_{\rm dd}(+5V)$ , ground, the clock input SCL and the bidirectional dataline (SDL), since this line can also be used for transmission of the frequency output. The other pads are the chip address pins and pins for testing. The specifications of the spectrometer are listed in Table 12.3.1. ## Acknowledgements: The authors thank the staff of Delft Institute of Microelectronics and Submicron Technology (DIMES) for device fabrication. This work is supported in part by STW (project DEL 55.3733), TU-Delft and FCT-Portugal (Program Praxis XXI-BD/5181/95). ## References: [1] A.T.T.D. Tran, Y.Z.Lo, Z.H. Zhu, D.Haroinan, E.Mozdy, "Surface Micromachined Fabry-Perot Tuneable Filter", IEEE Photonics Technology Letters, Vol. 8-3, pp.393-395, 1996. [2] J.H. Correia, E. Cretu, M. Bartek and R.F. Wolffenbuttel, "Bulk-micromachined [2] J.H. Correia, E. Cretu, M. Bartek and R.F. Wolffenbuttel, "Bulk-micromachined Tuneable Fabry-Perot Microinterferometer for the Visible Spectral Range", Proc. Eurosensors XII, Southampton, UK, September 1998. [3] G. de Graaf and R.F. Wolffenbuttel, "Smart Optical sensor Systems in CMOS [3] G. de Graaf and R.F. Wolffenbuttel, "Smart Optical sensor Systems in CMOS for Measuring Light Intensity and Colour", Sensors and Actuators A67 (1998), pp. 115-119. [4] C.J. Aswell, J. Berlien, E. Dierschke and M. Hassan, "A Monolithic Light- [4] C.J. Aswell, J. Berlien, E. Dierschke and M. Hassan, "A Monolithic Light-to-Frequency Converter with a Scalable Sensor Array", Proc. ISSCC'94, pp. 158-159, Febr. 1994. [5] M. Banu, "MOS Oscillators with Multi-Decade Tuning and Gigahertz [5] M. Banu, "MOS Oscillators with Multi-Decade Tuning and Gigahertz Maximum Speed", IEEE Journal of Solid-State Circuits, vol. SC-23, no.6, pp. 1386-1393, Dec. 1988. [6] J.H. Correia, J.H., E. Cretu, M. Bartek and R.F. Wolffenbuttel, "A Local Bus for MCM-Based Microinstrumentation Systems", Sensors and Actuators A, Vol. A 68, No. 1-3, 1998, pp. 460-465. P+ substrate Figure 12.3.1: Photodetector structure. Figure 12.3.2: Spectral responses of the Fabry-Perot devices and the photodiodes. Figure 12.3.3: Read-out circuits. Figure 12.3.6: See page 462. Figure 12.3.4: Block diagram of the bus interface. Figure 12.3.5: Oscilloscope of the bus signals: a) high light level b) low light level. | | Condition | Test result | |------------------------------------------|----------------------------|---------------------------| | Operating voltage | | 5 V | | Power dissipation<br>@ 1MHz<br>@ 100 kHz | Clk= 1 MHz<br>Clk= 100 kHz | 1250 μW<br>700 μW | | Max clock frequency | | 6 MHz | | Dark frequency | 25 °C | 0.1 Hz | | Max. frequency | Clk= 4 MHz | 125 kHz | | Spectral range | | 380-500 nm | | Spectral resolution | | 18 nm | | Responsivity | λ=600 nm | 0.21 A/W | | Sensitivity | λ=600 nm | 75 Hz µW <sup>-1</sup> cm | Table 12.3.1: Chip specifications. Figure 12.3.6: Chip micrograph. | General | | | | |---------------------------------------------------------------------------|---------------------------------------------|--|--| | Circuit Area = 2.0 mm X 8.5 mm | Power Delivery = Telemetry | | | | Power Consumption | On-Chip Power Supply | | | | <15 mW, 4 V supply | = 4 Volts, Gnd | | | | Telemetry Link | | | | | Receiver Coil | Range (coil-coil distance of link) | | | | = On-chip (2.0 mm X 8.0 mm) | = 3 cm | | | | Transmitter Coil | Carrier Frequency | | | | = Planar, air core (80 mm dia.) | = 4 MHz | | | | Modulation Frequency | Modulation | | | | = 1 kHz to 50 kHz | = ASK, Pulse width encoded | | | | Addressability = up to 8 individually addressable devices per transmitter | | | | | Stimulation | | | | | Stimulation waveform = Two independent phases of opposite polarity | | | | | Duration (each phase) | Amplitude | | | | = 4 to 2050 μs (2 μs steps) | = 0 to 2 mA (64.5 $\mu$ A steps) | | | | Output Channels = 8 | Inter-phase delay | | | | | = 12 to 1932 μs (16 steps) | | | | Stimulation Frequency ≤ 170 Hz | Maximum Output Load = $1.7 \text{ k}\Omega$ | | | Table 12.6.1: Features. Figure 12.5.5: 160x120 display micrograph. Figure 12.7.7: Die micrograph.